# Gebze Technical University CSE331 - Computer Organization

Homework 4

Ahmet Tuğkan Ayhan 1901042692

# Modules and Their Testbench Results

# nextPC(branch, branchAddress, nextPC, clock)

- \* With every positive edge of clock, it calculates the next instruction address and returns it as nextPC.
- \* If branch signal is 1, then instead of adding 1 to current program count it adds branchAddres to nextPC with +1 and returns nextPC
- \* For testbench, I started program count from 0 and initially gave a branchAddress
- \* With every positive clock signal it incremented itself with 1.
- \* After waiting 6ns I changed branch signal to 1 and it added branch address to nextPC with +1.
- \* In parentheses I showed their hexadecimal values
- \* Everything worked exactly as it should be

```
vsim work.nextPC tb
Loading work.nextPC tb
# Loading work.nextPC
VSIM 11> step -current
    2 | Clock: 1 | Branch: 0
# Time:
# Next PC
       Time: 6 | Clock: 1 | Branch: 0
# Time: 10 | Clock: 1 | Branch: 1
# Time: 14 | Clock: 1 | Branch: 0
# Next PC
       : 000000000000000000000000000011011 (1b)
Time: 18 | Clock: 1 | Branch: 0
: 000000000000000000000000000011100 (1c)
# Time: 22 | Clock: 1 | Branch: 0
: 0000000000000000000000000000011101 (1d)
```

# InstructionMemory(read\_address, instruction)

- \* With every clock signal (positive or negative), it reads the instruction from the instruction memory.
- \* The address it reads from instruction memory is given with read\_address
- \* Then it finds the instruction at read\_address value and returns it
- \* In testbench I initially gave 3 read addresses and placed instructions inside to these addresses.
- \* It successfully returned the correct instructions

## Control(Opcode, RegDst, ALUSrc, MemtoReg, RegWrite, MemRead, MemWrite, Branch, ALUOp)

- \* Control module takes only one input, which is Opcode.
- \* According to 4bit Opcode value, it calculates rest of the parameters.
- \* To calculate all signals, first I drew a truth table for control unit.

| Control Signals |                                           |                                                |         |          |          |         |          |        |       |
|-----------------|-------------------------------------------|------------------------------------------------|---------|----------|----------|---------|----------|--------|-------|
| Instructions    | Opcode                                    | RegDst                                         | ALUSrc  | MemtoReg | RegWrite | MemRead | MemWrite | Branch | ALUOp |
| R - Types       | 0000                                      | 1                                              | 0       | 0        | 1        | 0       | 0        | 0      | 000   |
| ADDI            | 0001                                      | 0                                              | 1       | 0        | 1        | 0       | 0        | 0      | 001   |
| ANDI            | 0010                                      | 0                                              | 1       | 0        | 1        | 0       | 0        | 0      | 010   |
| ORI             | 0011                                      | 0                                              | 1       | 0        | 1        | 0       | 0        | 0      | 011   |
| NORI            | 0100                                      | 0                                              | 1       | 0        | 1        | 0       | 0        | 0      | 100   |
| BEQ             | 0101                                      | x                                              | 0       | x        | 0        | 0       | 0        | 1      | 101   |
| BNE             | 0110                                      | x                                              | 0       | x        | 0        | 0       | 0        | 1      | 101   |
| SLTI            | 0111                                      | 0                                              | 1       | 0        | 1        | 0       | 0        | 0      | 110   |
| LW              | 1000                                      | 0                                              | 1       | 1        | 1        | 1       | 0        | 0      | 001   |
| SW              | 1001                                      | Х                                              | 1       | X        | 0        | 0       | 1        | 0      | 001   |
| Truth Table     |                                           |                                                |         |          |          |         |          |        |       |
|                 | = R-Types                                 |                                                |         |          |          |         |          |        |       |
|                 | ADDI + ANDI + ORI + NORI + SLTI + LW + SW |                                                |         |          |          |         |          |        |       |
| MemtoReg =      | LW                                        |                                                |         |          |          |         |          |        |       |
|                 |                                           | R-Types + ADDI + ANDI + ORI + NORI + SLTI + LW |         |          |          |         |          |        |       |
| MemRead =       |                                           |                                                |         |          |          |         |          |        |       |
| MemWrite =      |                                           |                                                |         |          |          |         |          |        |       |
|                 |                                           | BEQ + BNE                                      |         |          |          |         |          |        |       |
|                 | NORI + BEQ + BNE + SLTI                   |                                                |         |          |          |         |          |        |       |
|                 | ANDI + ORI + SLTI                         |                                                |         |          |          |         |          |        |       |
| ALUOp_0 =       | ADDI + ORI +                              | BEQ + BNE +                                    | LW + SW |          |          |         |          |        |       |

\* After drawing truth table, I derived every signal's boolean expression, then I used them in the module.

```
# vsim work.control_tb
# Loading work.control tb
# Loading work.control
VSIM 9> step -current
# Time: 0 | Opcode: 0000 R-types
# RegDst: 1 | ALUSrc: 0 | MemtoReg: 0 | RegWrite: 1 | MemRead: 0 | MemWrite: 0 | Branch: 0 | ALUOp: 000
# Time: 20 | Opcode: 0001 ADDI
# RegDst: 0 | ALUSrc: 1 | MemtoReg: 0 | RegWrite: 1 | MemRead: 0 | MemWrite: 0 | Branch: 0 | ALUOp: 001
 Time: 40 | Opcode: 0010 ANDI
# RegDst: 0 | ALUSrc: 1 | MemtoReg: 0 | RegWrite: 1 | MemRead: 0 | MemWrite: 0 | Branch: 0 | ALUOp: 010
# Time: 60 | Opcode: 0011 ORI
# RegDst: 0 | ALUSrc: 1 | MemtoReg: 0 | RegWrite: 1 | MemRead: 0 | MemWrite: 0 | Branch: 0 | ALUOp: 011
# Time: 80 | Opcode: 0100 NORi
# RegDst: 0 | ALUSrc: 1 | MemtoReg: 0 | RegWrite: 1 | MemRead: 0 | MemWrite: 0 | Branch: 0 | ALUOp: 100
# Time: 100 | Opcode: 0101 BEQ
# RegDst: 0 | ALUSrc: 0 | MemtoReg: 0 | RegWrite: 0 | MemRead: 0 | MemWrite: 0 | Branch: 1 | ALUOp: 101
 Time: 120 | Opcode: 0110 BNE
 RegDst: 0 | ALUSrc: 0 | MemtoReg: 0 | RegWrite: 0 | MemRead: 0 | MemWrite: 0 | Branch: 1 | ALUOp: 101
# Time: 140 | Opcode: 0111 SLT/
# RegDst: 0 | ALUSrc: 1 | MemtoReg: 0 | RegWrite: 1 | MemRead: 0 | MemWrite: 0 | Branch: 0 | ALUOp: 110
# Time: 160 | Opcode: 1000 LW
# RegDst: 0 | ALUSrc: 1 | MemtoReg: 1 | RegWrite: 1 | MemRead: 1 | MemWrite: 0 | Branch: 0 | ALUOp: 001
# Time: 180 | Opcode: 1001 SW
 RegDst: 0 | ALUSrc: 1 | MemtoReg: 0 | RegWrite: 0 | MemRead: 0 | MemWrite: 1 | Branch: 0 | ALUOp: 001
```

### Register(read\_reg1, read\_reg2, write\_reg, write\_data, RegWrite, read\_data1, read\_data2, clock)

- \* Register module takes 6 input, which are
  - read\_reg1, read\_reg2: They hold 3 bit register addresses. Since there are 8 registers and instruction width(16bit) allows to only 3 bit addresses I used them like that. read\_reg1 represents rs register's address and read\_reg2 represents rt register's address.
  - write\_reg: It holds write register's address. It doesn't care which register's (rt or rd) address comes since it directly takes the address. Which register's address will go through is decided in MiniMIPS module using 3 bit 2x1 MUX.
  - write\_data: It holds what data will be written inside the write\_reg. The write\_data value comes from DataMemory module
  - RegWrite: Control signal for Register module. If it is 1, then write\_data value is going to
    be written into the register with write\_reg address. If it is 0, then there will be no write
    operation, instead it will read register values using read\_reg1 and read\_reg2 values and
    return them with read\_data1(rs) and read\_data2(rt)
  - **clock**: Clock basically decides when the operation will be done(reading or writing). When it's posedge comes it will write if write signal is also 1. Reading operation is constantly done with every clock signal (positive or negative).
- \* There are only 2 outputs:
  - read\_data1, read\_data2: read\_data1 holds read\_reg1 register's value and read\_data2 holds read\_reg2 register's value.

```
Loading work.register tb
# Loading work.register
VSIM 29> step -current
# Time: 0 | Clock: 0 | RegWrite: 1 | Read Register 1: 001 | Read Register 2: 010 | Write Register: 001
# Write Data : 11111111111111110001000100010001
Read Data 1: xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
Read Data 2: xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
        2 | Clock: 1 | RegWrite: 1 | Read Register 1: 001 | Read Register 2: 010 | Write Register: 001
# Write Data : 11111111111111110001000100010001
Read Data 2: xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
        4 | Clock: 0 | RegWrite: 0 | Read Register 1: 001 | Read Register 2: 010 | Write Register: 001
 Write Data: 11111111111111110001000100010001
 Read Data 1: xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
 6 | Clock: 1 | RegWrite: 0 | Read Register 1: 001 | Read Register 2: 010 | Write Register: 001
 Write Data: 11111111111111110001000100010001
# Read Data 1: 11111111111111110001000100010001
 Read Data 2: xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
 Time:
        8 | Clock: 0 | RegWrite: 1 | Read Register 1: 001 | Read Register 2: 010 | Write Register: 010
# Write Data : 1111111111111111000000000000000000
 Read Data 1: 11111111111111110001000100010001
 Read Data 2: xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
 Time: 10 | Clock: 1 | RegWrite: 1 | Read Register 1: 001 | Read Register 2: 010 | Write Register: 010
 Write Data : 1111111111111111000000000000000000
 Read Data 1: 11111111111111110001000100010001
# Read Data 2: xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
       12 | Clock: 0 | RegWrite: 0 | Read Register 1: 001 | Read Register 2: 010 | Write Register: 010
 Time:
 Read Data 1: 11111111111111110001000100010001
 Read Data 2: xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
 Time: 14 | Clock: 1 | RegWrite: 0 | Read Register 1: 001 | Read Register 2: 010 | Write Register: 010
 Write Data: 1111111111111111000000000000000000
 Read Data 1: 11111111111111110001000100010001
# Read Data 2: 1111111111111111000000000000000000
```

### ALUcontrol(ALUOp, func, ALUctr)

- \* ALU control module takes 2 input(ALUop and func) and returns an output (ALUctr).
- \* According to ALUop and func values it decides to which operation will be done inside the ALU.
- \* The use ALUop and func values, I first created a truth table and then used truth table to extract boolean expressions.

| ALU Control  |                                                                           |              |                    |        |  |  |
|--------------|---------------------------------------------------------------------------|--------------|--------------------|--------|--|--|
| Instructions | ALUOp (P)                                                                 | Function (F) | Desired Alu Action | ALUctr |  |  |
| AND          | 000                                                                       | 000          | and                | 000    |  |  |
| ADD          | 000                                                                       | 001          | add                | 001    |  |  |
| SUB          | 000                                                                       | 010          | sub                | 010    |  |  |
| XOR          | 000                                                                       | 011          | xor                | 011    |  |  |
| NOR          | 000                                                                       | 100          | nor                | 100    |  |  |
| OR           | 000                                                                       | 101          | or                 | 101    |  |  |
| ADDI         | 001                                                                       | XXX          | add                | 001    |  |  |
| ANDI         | 010                                                                       | XXX          | and                | 000    |  |  |
| ORI          | 011                                                                       | xxx          | or                 | 101    |  |  |
| NORI         | 100                                                                       | xxx          | nor                | 100    |  |  |
| BEQ          | 101                                                                       | xxx          | sub                | 010    |  |  |
| BNE          | 101                                                                       | xxx          | sub                | 010    |  |  |
| SLTI         | 110                                                                       | xxx          | slt                | 110    |  |  |
| LW           | 001                                                                       | xxx          | add                | 001    |  |  |
| SW           | 001                                                                       | xxx          | add                | 001    |  |  |
| Truth Table  |                                                                           |              |                    |        |  |  |
| ALUctr_2 =   | <b>ALUctr_2 =</b> P2'.P1'.P0'.F2.F1' + P2'.P1.P0 + P2.P1'.P0' + P2.P1.P0' |              |                    |        |  |  |
| ALUctr_1 =   | tr_1 = P2'.P1'.P0'.F2'.F1 + P2.P1'.P0 + P2.P1.P0'                         |              |                    |        |  |  |
| ALUctr_0 =   | <b>ALUctr_0 =</b> P2'.P1'.P0'.F0 + P2'.P0                                 |              |                    |        |  |  |
|              |                                                                           |              |                    |        |  |  |

```
# Loading work.ALUcontrol
VSIM 4> step -current
# Time: 0 | ALUOp: 000 | Function: 000 And
# ALUctr: 000
 Time: 20 | ALUOp: 000 | Function: 001 Add
 ALUctr: 001
 Time: 40 | ALUOp: 000 | Function: 010 506
 ALUctr: 010
 Time: 60 | ALUOp: 000 | Function: 011 XOF
 ALUctr: 011
# Time: 80 | ALUOp: 000 | Function: 100 000
# Time: 100 | ALUOp: 000 | Function: 101
# ALUctr: 101
# Time: 120 | ALUOp: 001 | Function: zzz
# ALUctr: 001
# Time: 140 | ALUOp: 010 | Function: 222 000
# ALUctr: 000
# Time: 160 | ALUOp: 011 | Function: zzz Orl
# ALUctr: 101
# Time: 180 | ALUOp: 100 | Function: zzz 1001
# ALUctr: 100
# Time: 200 | ALUOp: 101 | Function: zzz beq - bne
# ALUctr: 010
# Time: 240 | ALUOp: 110 | Function: zzz S
# Time: 260 | ALUOp: 001 | Function: zzz | W - SW
# ALUctr: 001
```

# alu\_32bit(value1, value2, select, result)

- \* This part of the project is already done with homework3 but I changed the operation order according to homework 4 and recompiled the testbench.
- \* ALU takes 2 32-bit value and makes an operation with these values according to 3-bit select input and returns it as 32-bit result.

```
VSIM 31> step -current
# Time : 0 - Select: 000
 value1: 000000000000000000000000000110011
 value2: 000000000000000000000000000101001
 # Time : 20 - Select: 001
 valuel: 000000000000000000000000000110011
 result: 0000000000000000000000000001011100
 Time : 40 - Select: 010
 valuel: 00000000000000000000000000110011
 Time : 60 - Select: 011
 valuel: 000000000000000000000000000110011
 result: 000000000000000000000000000011010
```

```
Time : 80 - Select: 100
 valuel: 000000000000000000000000000110011
 # result: 11111111111111111111111111000100
# Time : 100 - Select: 101
 valuel: 000000000000000000000000000110011
 result: 000000000000000000000000000111011
# Time : 120 - Select: 110
# valuel: 000000000000000000000000000110011
 value2: 000000000000000000000000000101001
# Time : 140 - Select: 111
# value1: 00000000000000000000000000110011
 result: xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
```

### DataMemory(MemWrite, MemRead, address, write\_data, read\_data, clock)

- \* Data Memory module takes 6 parameters which are;
  - MemWrite, MemRead: These are 1-bit signals coming from Control unit. When MemWrite is 1, module writes 32-bit write\_data into the memory block with given address. If MemRead is 1, then module reads the data at memory[address] and assigns the value into read\_data(which is the only output).
  - address, write\_data, read\_data: There only 2 operations in the module. Either it will read the value from memory with memory[address] and assign it into the read\_data or it will write the write\_data value into memory[address]. All of these parameters are 32-bit.
  - clock: with every positive edge of the clock write operation occurs if MemWrite is also 1. Reading operation happens with every clock signal(positive or negative) if MemRead is also 1.

```
VSIM 20> run
       0 | Clock: 0 | MemWrite: 1 | MemRead: 0
# Time:
# Write Data: 1111111111111111111111111111110001
# Read Data : xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
# Time: 2 | Clock: 1 | MemWrite: 1 | MemRead: 0
        # Write Data: 111111111111111111111111111110001
# Read Data : xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
       4 | Clock: 0 | MemWrite: 1 | MemRead: 0
        # Write Data: 11111111111111111111111111110001
# Read Data : xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
      6 | Clock: 1 | MemWrite: 1 | MemRead: 0
# Address
        # Write Data: 1111111111111111111111111111110001
# Read Data : xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
      8 | Clock: 0 | MemWrite: 1 | MemRead: 0
# Time:
Address
         # Write Data: 11111111111111111111111111110001
# Read Data : xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
      10 | Clock: 1 | MemWrite: 0 | MemRead: 1
        # Write Data: 11111111111111111111111111110001
# Read Data : 111111111111111111111111111110001
# Time: 12 | Clock: 0 | MemWrite: 0 | MemRead: 1
        # Write Data: 111111111111111111111111111110001
# Time: 14 | Clock: 1 | MemWrite: 0 | MemRead: 1
        # Write Data: 1111111111111111111111111111110001
# Read Data : 111111111111111111111111111110001
# Time: 16 | Clock: 0 | MemWrite: 0 | MemRead: 1
        # Write Data: 111111111111111111111111111110001
# Read Data : 11111111111111111111111111111110001
```

# signExtend\_6to32(value, result)

- \* Takes a 6-bit input and extends it to 32bit.
- \* Most significant bit is important

### shiftLeft\_32bit(value, result)

\* Takes a 32-bit input and shifts it to the left 1-bit

```
# vsim work.shiftLeft_32bit_tb
# Loading work.shiftLeft_32bit_tb
# Loading work.shiftLeft_32bit
VSIM 12> step -current
# Time : 0
# Value : 10101010101010101010101010101010
# Result: 0101010101010101010101010101010
# Time : 20
# Value : 11001100110011000001001000110100
# Result: 10011001100110000010010000110100
```

### MiniMIPS(clock)

- \* We now came to the real part. This is where the magic happens :)
- \* MiniMIPS module only takes 1-bit clock input and it calls other modules in this order:
  - 1. SignExtend: Since branchAddress(which comes from instruction's least 6 bit) is 6 bit, we need to extend it from 6 to 32. So we can calculate which instruction to go when **beq** or **bne** instructions used.
  - 2. nextPC: Calculates next instruction address.
  - 3. InstructionMemory: Gets next instruction from memory.
  - 4. Control: Creates all control signals according to the instruction's opcode
  - **5. Register:** Reads/writes the data from/to registers according to instruction type and control signals
  - 6. ALUcontrol: Decides which operation ALU is going to do
  - 7. ALU: Executes the operation and returns the result
  - **8. DataMemory:** Uses result of the ALU operation to write. Or it can read, depends to the control signal.
- \* Before showing the testbench result of the MiniMIPS, first I will show before after status of the txt files.
- \* Input txt files: instruction.txt, data.txt, register.txt
- \* Output txt filex: registerOut.txt, dataOut.txt

### instruction.txt

\* Readmemb works fine even after you add comments. So I added as much as I can to explain it better.

```
1
     // R-Types: opcode-rs-rt-rd-funct
                                                        0010 101 110 010101 // andi $6, $5, 010101
                                                  17
 2
     0000 011 001 010 000 // AND $2, $0, $1
                                                  18
                                                        0011 000 101 000111 // ori $5, $0, 000111
 3
     0000 010 011 100 000 // AND $4, $2, $3
                                                  19
                                                        0011 101 110 010101 // ori
                                                                                     $6, $5, 010101
 4
     0000 000 001 010 001 // ADD $2, $0, $1
                                                  20
                                                        0100 000 101 000111 // nori $5, $0, 000111
 5
     0000 010 011 100 001 // ADD $4, $2, $3
                                                  21
                                                        0100 101 110 010101 // nori $6, $5, 010101
 6
     0000 000 001 010 010 // SUB $2, $0, $1
                                                  22
                                                        0101 111 101 000011 // beg $5, $7, 000001
     0000 010 011 100 010 // SUB $4, $2, $3
 7
                                                  23
                                                        0101 101 110 010101 // beg $6, $5, 010101
 8
     0000 000 001 010 011 // XOR $2, $0, $1
                                                  24
                                                        0110 000 101 000111 // bne $5, $0, 000111
 9
     0000 010 011 100 011 // XOR $4, $2, $3
                                                  25
                                                        0110 101 110 010101 // bne $6, $5, 010101
     0000 000 001 010 100 // NOR $2, $0, $1
10
                                                  26
                                                        0111 000 101 100111 // slti $5, $0, 100111
11
     0000 010 011 100 100 // NOR $4, $2, $3
                                                        0111 101 110 010101 // slti $6, $5, 010101
                                                  27
12
     0000 000 001 010 101 // OR $2, $0, $1
                                                  28
                                                        1000 000 110 000001 // lw
                                                                                     $6, (0)$0
13
     0000 010 011 100 101 // OR, $4, $2, $3
                                                  29
                                                        1000 000 111 000100 // lw
                                                                                     $7, (4)$0
14
     0001 000 101 000111 // addi $5, $1, 000111
                                                  30
                                                        1001 000 110 010100
                                                                             // sw
                                                                                     $6, (20)$0
     0001 101 110 010101 // addi $6, $5, 010101
15
                                                  31
                                                        1001 000 111 011000
                                                                             // SW
                                                                                     $7, (24)$0
     0010 000 101 000111 // andi $5, $0, 000111
16
```

data.txt dataOut.txt

| 1  | 000000000000000000000000000000000000000 | 1  | 000000000000000000000000000000000000000 |
|----|-----------------------------------------|----|-----------------------------------------|
| 2  | 0000000000000000000000000000011         | 2  | 0000000000000000000000000000011         |
| 3  | 00000000000000000000000000000111        | 3  | 0000000000000000000000000000111         |
| 4  | 00000000000000000000000000001111        | 4  | 00000000000000000000000000001111        |
| 5  | 00000000000000000000000000011111        | 5  | 00000000000000000000000000011111        |
| 6  | 00000000000000000000000000111111        | 6  | 00000000000000000000000000111111        |
| 7  | 00000000000000000000000001111111        | 7  | 00000000000000000000000001111111        |
| 8  | 00000000000000000000000011111111        | 8  | 00000000000000000000000011111111        |
| 9  | 00000000000000000000000111111111        | 9  | 0000000000000000000000111111111         |
| 10 | 0000000000000000000001111111111         | 10 | 0000000000000000000001111111111         |
| 11 | 00000000000000000000011111111111        | 11 | 0000000000000000000011111111111         |
| 12 | 0000000000000000000111111111111         | 12 | 0000000000000000000111111111111         |
| 13 | 0000000000000000001111111111111         | 13 | 0000000000000000001111111111111         |
| 14 | 0000000000000000011111111111111         | 14 | 0000000000000000011111111111111         |
| 15 | 00000000000000000111111111111111        | 15 | 0000000000000000111111111111111         |
| 16 | 00000000000000001111111111111111        | 16 | 0000000000000001111111111111111         |
| 17 | 1111111111111111000000000000000000      | 17 | 1111111111111111000000000000000000      |
| 18 | 1111111111111111000000000000000000      | 18 | 1111111111111111000000000000000000      |
| 19 | 1111111111111111000000000000000000      | 19 | 1111111111111111000000000000000000      |
| 20 | 1111111111111111000000000000000000      | 20 | 1111111111111111000000000000000000      |
| 21 | 1111111111111111000000000000000000      | 21 | 00000000000000000000000000000011        |
| 22 | 1111111111111111000000000000000000      | 22 | 111111111111111000000000000000000       |
| 23 | 1111111111111111000000000000000000      | 23 | 1111111111111111000000000000000000      |
| 24 | 1111111111111111000000000000000000      | 24 | 1111111111111111000000000000000000      |
| 25 | 1111111111111111000000000000000000      | 25 | 00000000000000000000000000011111        |
| 26 | 1111111111111111000000000000000000      | 26 | 1111111111111111000000000000000000      |
| 27 | 1111111111111111000000000000000000      | 27 | 1111111111111111000000000000000000      |
| 28 | 1111111111111111000000000000000000      | 28 | 1111111111111111000000000000000000      |
| 29 | 111111111111111111111111111111111111111 | 29 | 111111111111111111111111111111111111111 |
| 30 | 111111111111111111111111111111111111111 | 30 | 111111111111111111111111111111111111111 |
| 31 | 111111111111111111111111111111111111111 | 31 | 111111111111111111111111111111111111111 |
| 32 | 111111111111111111111111111111111111111 | 32 | 111111111111111111111111111111111111111 |
|    |                                         |    |                                         |

<sup>\*</sup> Most of the data is unused because only lw and sw instructions access to the memory and only sw changes it. Since I used 2 sw instruction there are only 2 changes on the data memory(which are on the line 21 and 25).

### register.txt

### registerOut.txt

|                                          | I I LULING DAIL DOOL DUDLES IN THE CONTROL |     |
|------------------------------------------|--------------------------------------------|-----|
| 000000000000000000000000000000000000000  | 000000000000000000000000000000000000000    | \$0 |
| 000000000000000010101010101010101 // \$1 | 0000000000000000101010101010101010 //      | \$1 |
| 00000000000000011111111100000000 // \$2  | 0000000000000000101010101010101010 //      | \$2 |
| 00000000000000000000000011111111 // \$3  | 00000000000000000000000011111111 //        | \$3 |
| 00000000000000000000111100001111 // \$4  | 000000000000000010101010111111111 //       | \$4 |
| 000000000000000000000000000000000000000  | 000000000000000000000000000000000000000    | \$5 |
| 000000000000000000000000000000000000000  | 000000000000000000000000000000000011 //    | \$6 |
| 11111111111111111111111111111000 // \$7  | 00000000000000000000000000011111 //        | \$7 |
|                                          |                                            |     |

- \* Since I finished showing txt files now I will show testbench results.
- \* Before starting, this is the last explanation for the report and I want to mention that beq command works fine but bne works same as beq so there are a little problem with bne. I would solve it with a control signal but I have unfortunately no time for that. In the testbench, **andi** operation looks like does nothing but actually it does. If you give different values or immediate values you can see that it works correctly.
- \* Lastly, beq operation in the testbench subtracts \$7 from \$5 and finds 0, then it jumps 4 instruction ahead, since I gave immediate value as 000011 (+1 from nextPC). You can see the difference by looking to the PC count. LW and SW operations works fine as like as other operations except bne. The only problem I can see in the project is BNE.

Thanks for reading

**Testbench Results of MiniMIPS** 

```
VSIM 13> vsim work.MiniMIPS tb
# vsim work.MiniMIPS tb
# Loading work.MiniMIPS tb
# Loading work.MiniMIPS
# Loading work.signExtend 6to32
# Loading work.nextPC
# Loading work.InstructionMemory
# Loading work.control
# Loading work.mux2xl 3bit
# Loading work.mux2x1
# Loading work.register
# Loading work.ALUcontrol
# Loading work.mux2x1 32bit
# Loading work.alu 32bit
# Loading work.adder 32bit
# Loading work.adder 4bit
# Loading work.full adder
# Loading work.half adder
# Loading work.xor 32bit
# Loading work.sub_32bit
# Loading work.not 32bit
# Loading work.slt 32bit
# Loading work.nor 32bit
# Loading work.and 32bit
# Loading work.or 32bit
# Loading work.mux8xl 32bit
# Loading work.mux8xl
# Loading work.DataMemory
```

```
VSIM 5> step -current
# Time : 2 | Clock: 1 | PC(int): 0 | Instruction: 0000011001010000 | ALUctr: 000
# Opcode: 0000 | Rs: 011($3) | Rt: 001($1) | Rd: 010($2) | Func: 000
# Operation: AND
# Value 1: 000000000000000000000000011111111
# Value 2: 00000000000000001010101010101010
# Result : 0000000000000000000000000010101010
# Time : 6 | Clock: 1 | PC(int): 1 | Instruction: 0000010011100000 | ALUctr: 000
# Opcode: 0000 | Rs: 010($2) | Rt: 011($3) | Rd: 100($4) | Func: 000
# Operation: AND
# Value 1: 0000000000000000000000000010101010
# Value 2: 000000000000000000000000011111111
# Result : 0000000000000000000000000010101010
# Time : 10 | Clock: 1 | PC(int): 2 | Instruction: 0000000001010001 | ALUctr: 001
# Opcode: 0000 | Rs: 000($0) | Rt: 001($1) | Rd: 010($2) | Func: 001
# Operation: ADD
# Value 2: 00000000000000001010101010101010
# Result : 00000000000000001010101010101010
# Time : 14 | Clock: 1 | PC(int): 3 | Instruction: 00000100111000001 | ALUctr: 001
# Opcode: 0000 | Rs: 010($2) | Rt: 011($3) | Rd: 100($4) | Func: 001
# Operation: ADD
# Value 1: 00000000000000001010101010101010
# Value 2: 000000000000000000000000011111111
# Result : 00000000000000001010101110101001
# Time : 18 | Clock: 1 | PC(int): 4 | Instruction: 0000000001010010 | ALUctr: 010
# Opcode: 0000 | Rs: 000($0) | Rt: 001($1) | Rd: 010($2) | Func: 010
# Operation: SUB
# Value 2: 00000000000000001010101010101010
# Result : 1111111111111111010101010101010101
# Time : 22 | Clock: 1 | PC(int): 5 | Instruction: 0000010011100010 | ALUctr: 010
# Opcode: 0000 | Rs: 010($2) | Rt: 011($3) | Rd: 100($4) | Func: 010
# Operation: SUB
# Value 1: 111111111111111101010101010101010
# Value 2: 000000000000000000000000011111111
# Result : 1111111111111111101010100010101111
```

```
# Time : 26 | Clock: 1 | PC(int): 6 | Instruction: 0000000001010011 | ALUctr: 011
# Opcode: 0000 | Rs: 000($0) | Rt: 001($1) | Rd: 010($2) | Func: 011
# Operation: XOR
# Value 2: 00000000000000001010101010101010
# Result : 00000000000000001010101010101010
# Time : 30 | Clock: 1 | PC(int): 7 | Instruction: 0000010011100011 | ALUctr: 011
# Opcode: 0000 | Rs: 010($2) | Rt: 011($3) | Rd: 100($4) | Func: 011
# Operation: XOR
# Value 1: 00000000000000001010101010101010
# Value 2: 0000000000000000000000000011111111
# Result : 0000000000000000101010101010101
# Time : 34 | Clock: 1 | PC(int): 8 | Instruction: 0000000001010100 | ALUctr: 100
# Opcode: 0000 | Rs: 000($0) | Rt: 001($1) | Rd: 010($2) | Func: 100
# Operation: NOR
# Value 2: 00000000000000001010101010101010
# Result : 11111111111111111010101010101010101
# Time : 38 | Clock: 1 | PC(int): 9 | Instruction: 0000010011100100 | ALUctr: 100
# Opcode: 0000 | Rs: 010($2) | Rt: 011($3) | Rd: 100($4) | Func: 100
# Operation: NOR
# Value 1: 11111111111111110101010101010101
# Value 2: 0000000000000000000000000011111111
# Result : 00000000000000001010101000000000
# Time : 42 | Clock: 1 | PC(int): 10 | Instruction: 0000000001010101 | ALUctr: 101
# Opcode: 0000 | Rs: 000($0) | Rt: 001($1) | Rd: 010($2) | Func: 101
# Operation: OR
# Value 2: 00000000000000001010101010101010
# Result : 00000000000000001010101010101010
# Time : 46 | Clock: 1 | PC(int): 11 | Instruction: 0000010011100101 | ALUctr: 101
# Opcode: 0000 | Rs: 010($2) | Rt: 011($3) | Rd: 100($4) | Func: 101
# Operation: OR
# Value 1: 00000000000000001010101010101010
# Value 2: 0000000000000000000000000011111111
# Result : 00000000000000001010101011111111
```

```
# Time : 50 | Clock: 1 | PC(int): 12 | Instruction: 0001000101000111 | ALUctr: 001
# Opcode: 0001 | Rs: 000($0) | Rt: 101($5) | Immediate : 000111
# Operation: ADDI
# Value 2: 000000000000000000000000000000111
# Result : 000000000000000000000000000000111
# Time : 54 | Clock: 1 | PC(int): 13 | Instruction: 0001101110010101 | ALUctr: 001
# Opcode: 0001 | Rs: 101($5) | Rt: 110($6) | Immediate : 010101
# Operation: ADDI
# Value 1: 000000000000000000000000000000111
# Result : 000000000000000000000000000011100
# Time : 58 | Clock: 1 | PC(int): 14 | Instruction: 0010000101000111 | ALUctr: 000
# Opcode: 0010 | Rs: 000($0) | Rt: 101($5) | Immediate : 000111
# Operation: ANDI
# Value 2: 000000000000000000000000000000111
# Time : 62 | Clock: 1 | PC(int): 15 | Instruction: 0010101110010101 | ALUctr: 000
# Opcode: 0010 | Rs: 101($5) | Rt: 110($6) | Immediate : 010101
# Operation: ANDI
# Time : 66 | Clock: 1 | PC(int): 16 | Instruction: 0011000101000111 | ALUctr: 101
# Opcode: 0011 | Rs: 000($0) | Rt: 101($5) | Immediate : 000111
# Operation: ORI
# Value 2: 000000000000000000000000000000111
# Result : 000000000000000000000000000000111
# Time : 70 | Clock: 1 | PC(int): 17 | Instruction: 0011101110010101 | ALUctr: 101
# Opcode: 0011 | Rs: 101($5) | Rt: 110($6) | Immediate : 010101
# Operation: ORI
# Value 1: 00000000000000000000000000000111
```

```
# Time : 74 | Clock: 1 | PC(int): 18 | Instruction: 0100000101000111 | ALUctr: 100
# Opcode: 0100 | Rs: 000($0) | Rt: 101($5) | Immediate : 000111
# Operation: NORI
# Value 2: 0000000000000000000000000000000111
# Result : 111111111111111111111111111111111000
# Time : 78 | Clock: 1 | PC(int): 19 | Instruction: 0100101110010101 | ALUctr: 100
# Opcode: 0100 | Rs: 101($5) | Rt: 110($6) | Immediate : 010101
# Operation: NORI
# Value 1: 111111111111111111111111111111000
# Time : 82 | Clock: 1 | PC(int): 20 | Instruction: 0101111101000011 | ALUctr: 010
# Opcode: 0101 | Rs: 111($7) | Rt: 101($5) | Immediate : 000011
# Operation: BEQ
# Value 1: 111111111111111111111111111111000
# Value 2: 111111111111111111111111111111000
# Time : 86 | Clock: 1 | PC(int): 24 | Instruction: 0111000101100111 | ALUctr: 110
# Opcode: 0111 | Rs: 000($0) | Rt: 101($5) | Immediate : 100111
# Operation: SLTI
# Value 2: 111111111111111111111111111100111
# Time :
        90 | Clock: 1 | PC(int): 25 | Instruction: 0111101110010101 | ALUctr: 110
# Opcode: 0111 | Rs: 101($5) | Rt: 110($6) | Immediate : 010101
# Operation: SLTI
```

```
# Time : 94 | Clock: 1 | PC(int): 26 | Instruction: 1000000110000001 | ALUctr: 001
# Opcode: 1000 | Rs: 000($0) | Rt: 110($6) | Immediate : 000001
# Operation: LW
# Time : 98 | Clock: 1 | PC(int): 27 | Instruction: 1000000111000100 | ALUctr: 001
# Opcode: 1000 | Rs: 000($0) | Rt: 111($7) | Immediate : 000100
# Operation: LW
# Time : 102 | Clock: 1 | PC(int): 28 | Instruction: 1001000110010100 | ALUctr: 001
# Opcode: 1001 | Rs: 000($0) | Rt: 110($6) | Immediate : 010100
# Operation: SW
# Time : 106 | Clock: 1 | PC(int): 29 | Instruction: 1001000111011000 | ALUctr: 001
# Opcode: 1001 | Rs: 000($0) | Rt: 111($7) | Immediate : 011000
# Operation: SW
# Value 2: 000000000000000000000000000011000
# Result : 0000000000000000000000000000011000
# ** Note: $finish : C:/altera/13.1/workspace/hw4/MiniMIPS tb.v(95)
# Time: 110 ps Iteration: 1 Instance: /MiniMIPS_tb
# 1
# Break in Module MiniMIPS tb at C:/altera/13.1/workspace/hw4/MiniMIPS tb.v line 95
```